| Name                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------|
| ECEN202 Test 2, 80 points total. 5 June 2019 Closed Book. Please staple any additional pages to this test, and add your name to all pages. |
| 1) The AT89C51AC3 is 'binary compatible' with which popular microcontroller? (1pt)                                                         |
|                                                                                                                                            |
| 2) <b>2A - 2D, 1</b> point each.                                                                                                           |
| A) What high-level computer architecture makes use of a shared data and program memory?                                                    |
| B) What high-level computer architecture makes use of separate data and program memories?                                                  |
|                                                                                                                                            |
| C) Which of the architectures from questions 2A and 2B does the 8051 employ?                                                               |
| D) What does CISC stand for, and is the 8051 an example of a CISC system?                                                                  |
|                                                                                                                                            |
| 3) In a standard 8051, how many clock cycles result in one machine cycle? (1pt)                                                            |

| 4) A) Given a 40 MHz crystal, find the time (in µs) required for one machine cycle. (2pt) |
|-------------------------------------------------------------------------------------------|
|                                                                                           |
| B) Given a 12 MHz crystal, find the time (in µs) required for one machine cycle. (2pts)   |
| 5) A) In a CPU, what does ALU stand for? (1pt)                                            |
| B) In the 8051, what is an alternative name for Register A? (1pt)                         |
| C) How many bits is Register A? (1pt)                                                     |
| D) What register holds the address of the next instruction to be executed? (1pt)          |
| 6) A) What is 0d16 in hexadecimal? (1pt)                                                  |
| B) What is a larger numerical value: 0d128 or 0xFF? (1pt)                                 |
| C) What is a smaller numerical value: 0b10000000 of 0xFF? (1pt)                           |
| D) Circle or underline the lower nibble of this 8051 byte: $0b1010_{1010}$ (1pt)          |

| 7)                 | A) On the 8051, what does the NOP instruction do? <i>(1pt)</i>                                                                                  |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | B) On the 8051, what does the INC instruction do? (1pt)                                                                                         |
| 8)                 | Multiple choice (circle one of a-d): On the 8051, when MOV A,B is called, which of the following                                                |
|                    | curs? (1pt)                                                                                                                                     |
| a)                 | The contents of B are moved to A, with B's contents being cleared after this operation.                                                         |
| b)                 | The contents of a A are moved to B, with A's contents being cleared after this operation.                                                       |
| c)                 | The contents of B are moved to A, with B's contents being retained after this operation.                                                        |
| d)                 | The contents of a A are moved to B, with A's contents being retained after this operation.                                                      |
| -                  | Multiple choice (circle one of a-d): On the 8051, which of the following instructions is directly sociated with a subroutine call? <i>(1pt)</i> |
| a)                 | LJMP                                                                                                                                            |
| b)                 | SJMP                                                                                                                                            |
| c)                 | ACALL                                                                                                                                           |
| d)                 | INC                                                                                                                                             |
| 10)<br><b>(1</b> p | In a hex file, what is the role of the checksum, and (in an 8051 hex file) how is it calculated?                                                |
|                    |                                                                                                                                                 |

| 11) a) How many register banks does the 8051 have? (1pt)                                                                                    |
|---------------------------------------------------------------------------------------------------------------------------------------------|
| b) By default, which register bank is occupied by the 8051's stack? (1pt)                                                                   |
| c) When looking at the 8051's memory map, what does SFR stand for? (1pt)                                                                    |
| d) (1pt) What addressing mode is used by the following instruction? MOV A, R7                                                               |
| 12) a) What instruction is used to add data to the stack? (1pt)                                                                             |
| b) What instruction is used to remove data from the stack? (1pt)                                                                            |
| c) What register (containing the last used location of the staack) is incremented/decremented by the instructions in (12a) and (12b)? (1pt) |
|                                                                                                                                             |

13) Timer mode information and details about the TMOD register are provided. Write code that sets Timer 0 to Mode 1 and Timer 1 to Mode 3. Assume that TMOD holds other values that must not be overwritten. (3pts)

|        | Mode name                                                            |
|--------|----------------------------------------------------------------------|
| MODE 0 | 13-bit timer mode: 8 bits of THx and 5 bits of TLx                   |
| MODE 1 | 16-bit timer mode. TLx counts 0-255; on overflow, this adds 1 to THx |
| MODE 2 | 8-bit timer mode. TLx auto-reloads with THx value.                   |
| MODE 3 | "Split timer" mode: THx is one 8-bit timer, and TLx is another.      |

| TMOD.7<br>GATE<br>When 1, timer<br>only counts<br>when TR1 bit<br>is high and<br>there is an<br>external<br>interrupt at<br>INT0 | TMOD.6<br>C/T<br>When 0,<br>Timer1 serves<br>as XTAL-<br>driven delay<br>generator<br>(timer);<br>When 1,<br>Timer1 counts<br>external<br>events | TMOD.5<br>M1<br>Timer 1 Mode<br>bit 1 (see<br>figure below<br>for more info.) | TMOD.4<br>M0<br>Timer 1 Mode<br>bit 0 (see<br>figure below<br>for more info.) | TMOD.3<br>GATE<br>When 1, timer<br>only counts<br>when TR0 bit<br>is high and<br>there is an<br>external<br>interrupt at<br>INT1 | TMOD.2 C/T When 0, Timer0 serves as XTAL- driven delay generator (timer); When 1, Timer0 counts external events | TMOD.1<br>M1<br>Timer 0 Mode<br>bit 1 (see<br>figure below<br>for more info.) | TMOD.0<br>M0<br>Timer 0 Mode<br>bit 0 (see<br>figure below<br>for more info.) |
|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|

| Timer 0 Mode Select Bit                                 |            |                                                               |  |  |  |  |
|---------------------------------------------------------|------------|---------------------------------------------------------------|--|--|--|--|
| <u>M10</u>                                              | <u>M00</u> | Operating mode                                                |  |  |  |  |
| 0                                                       | 0          | Mode 0: 8-bit Timer/Counter (TH0) with 5-bit prescaler (TL0). |  |  |  |  |
| 0                                                       | 1          | Mode 1: 16-bit Timer/Counter.                                 |  |  |  |  |
| 1                                                       | 0          | Mode 2: 8-bit auto-reload Timer/Counter (TL0) (2)             |  |  |  |  |
| 1                                                       | 1          | Mode 3: TL0 is an 8-bit Timer/Counter                         |  |  |  |  |
| TH0 is an 8-bit Timer using Timer 1's TR0 and TF0 bits. |            |                                                               |  |  |  |  |

- 14) **(3pts)** Information about the TCON register is provided below. Assume that TCON holds other values that must not be overwritten. Write code that sequentially fulfils the following three steps:
- Step 1: Stop Timer 0.
- Step 2: Clear Timer 0's overflow flag.

Step 3: Start Timer 0.

| TCON.7<br>TF1<br>Timer 1<br>Overflow Flag<br>1 when<br>overflow<br>occurs. Must<br>be cleared in<br>software;<br>auto. cleared<br>when leaving<br>ISR | TCON.6<br>TR1<br>Timer 1 run<br>bit<br>1: Start timer<br>0: Stop timer<br>(Software<br>controlled) | TCON.5 TF0 Timer 0 Overflow Flag 1 when overflow occurs. Must be cleared in software; auto. cleared when leaving ISR | TCON.4<br>TR0<br>Timer 0 run<br>bit<br>1: Start timer<br>0: Stop timer<br>(Software<br>controlled | TCON.3 IE1 Ext. interrupt1 edge flag. 1: external interrupt occurred. 0: External interrupt processed. (Hardware controlled; no need to edit | TCON.2 IT1 Interrupt1 trigger type select bit. 1: Interrupt occurs on the falling edge of INT1. 0: Interrupt occurs on INT1's level being LOW. | TCON.1 IE0 Ext. interrupt0 edge flag. 1: external interrupt occurred. 0: External interrupt processed. (Hardware controlled; no need to edit | TCON.0 ITO Interrupt0 trigger type select bit. 1: Interrupt occurs on the falling edge of INT1. 0: Interrupt occurs on INT1's level being LOW. |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| ISR                                                                                                                                                   |                                                                                                    | ISR                                                                                                                  |                                                                                                   | controlled; no<br>need to edit<br>this)                                                                                                      | INT1's level<br>being LOW.                                                                                                                     | ,                                                                                                                                            | INT1's level<br>being LOW.                                                                                                                     |

| 15) <i>(3pts)</i> Using information about the TMOD and TCON registers provided above, write code that sequentially fulfils the following steps. Assume that your registers begin in a zeroed out state. Step 1: Set Timer 1 as a counter in Mode 2. Step 2: Clear the TH1 register (TH1 = register that holds counter values) Step 3: Start Timer 1 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16) Briefly describe the role, function, and use of a watchdog timer. (2pts)                                                                                                                                                                                                                                                                        |
| 17) Briefly describe the advantages of an interrupt-driven approach compared to a blocking/polling approach. <i>(2pts)</i>                                                                                                                                                                                                                          |
| 18) a) In relation to interrupts, what does ISR stand for? <i>(1pt)</i>                                                                                                                                                                                                                                                                             |
| b) What timer condition triggers a Timer-related interrupt? (1pt)                                                                                                                                                                                                                                                                                   |
| c) What two pin states can be used to trigger an external interrupt? (1pt)                                                                                                                                                                                                                                                                          |
| d) On the 8051, INT0 and INT1 are what type of interrupt? (1pt)                                                                                                                                                                                                                                                                                     |

19) **(2pt)** 8051 assembly language programs often contain variations of the following code. Briefly explain the point of the ORG and LJMP instructions as they relate to interrupt vector tables.

ORG 0000H
LJMP MAIN

//ISR CODE HERE

ORG 0030H
MAIN:

//MORE CODE HERE, INCLUDING CONFIG CODE

21) **(5pts)** Fill in the blanks with 8051 assembly language code that fulfils the behaviour described in the comments. Each blank (5 blanks total) has a corresponding comment that should be realised in code. Details about the IEN0 register are below. Consult prior pages' details about other registers.

IEN0.2 IEN0.7 IEN0.6 IEN0.5 IEN0.4 IEN0.3 IEN0.1 IEN0.0 EΑ EC ET2 ES ET1 EX1 ET0 EX0 Enable all PCA interrupt Timer 2 **Serial Port** Timer 1 External Timer 0 External interrupts enable Overflow interrupt Overflow interrupt 1 Overflow interrupt 0 When 1, PCA 1: interrupts Interrupt enable bit. Interrupt enable bit. Interrupt enable bit. may be interrupt is Enable When 1, Enable When 1, Enable When 1, enabled. When 1, serial port When 1, External When 1, External enabled individually Timer 0 Timer 2 interrupt is Timer 1 Interrupt 1 is Interrupt 0 is 0: All interrupt is enabled. interrupt is enabled. interrupt is enabled. interrupts are enabled. enabled. enabled. disabled.

ORG 0000H

| ;- ISR: Inter                      | crupt 1, toggles LED when new interrupt arrives.                                             |
|------------------------------------|----------------------------------------------------------------------------------------------|
|                                    | ;directive to place ISR code at INT1 vector table ;location (0013H)                          |
|                                    | ;Toggle Port 1 pin 3 (CPL instruction)                                                       |
|                                    | ;Instruction to reset PC and clear interrupt flags                                           |
| ;Set up inte<br>ORG 0030H<br>MAIN: | crupts at ROM location past vector table                                                     |
|                                    | ; In TCON, set Interrupt 1 to falling edge triggered                                         |
|                                    | ;In IENO, enable all interrupts and INT1. You may ;assume that IENO is initially zeroed out. |

IDLE: SJMP IDLE ;Other code could go here. Idle main CPU for now. END

| 23) <i>(2pts)</i> Write assembly language code that fulfils the following steps. Write one line of code per step.                                                                          |                                                                                                              |                                                                                              |                                                                                                                                               |                                                                                                                     |                                                                       |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--|
| ADCON.7<br>Mnemonic:<br><i>n/a</i><br>(Unused)                                                                                                                                             | ADCON.6  Mnemonic: PSIDLE (pseudo idle mode)  (1: Convert in CPU idle mode)  (0: Convert without idling CPU) | ADCON.5  Mnemonic: ADEN (Enable/ Standby mode)  (1: ADC enabled) (0: low-power standby mode) | ADCON.4  Mnemonic:  ADEOC (End of conversion), can generate an interrupt (1: result ready to be read, set by HW, must be cleared in software) | ADCON.3  Mnemonic: ADCSST (Start & Status)  (1: Start an ADC conversion 0: Cleared by HW after conversion complete) | ADCON.2:0<br>Mnemonic:<br>SCH2:0 (Selection of<br>channel to convert) |  |
| Step 1) From standby mode, enable the ADC. Step 2) Using ORL, begin a conversion; all 10 bits of the conversion will be needed, so CPU noise must be minimised.                            |                                                                                                              |                                                                                              |                                                                                                                                               |                                                                                                                     |                                                                       |  |
| 24) <i>(1pt)</i> Multiple choice. Circle one of A-D. Which of the following is not true about the AT89C51AC3?                                                                              |                                                                                                              |                                                                                              |                                                                                                                                               |                                                                                                                     |                                                                       |  |
| A) It has three 16                                                                                                                                                                         | bit timers                                                                                                   |                                                                                              |                                                                                                                                               |                                                                                                                     |                                                                       |  |
| B) It has two 10-bit ADCs                                                                                                                                                                  |                                                                                                              |                                                                                              |                                                                                                                                               |                                                                                                                     |                                                                       |  |
| C) It has two external interrupt pins                                                                                                                                                      |                                                                                                              |                                                                                              |                                                                                                                                               |                                                                                                                     |                                                                       |  |
| D) It has one watchdog timer                                                                                                                                                               |                                                                                                              |                                                                                              |                                                                                                                                               |                                                                                                                     |                                                                       |  |
| 25) The initial contents of Register A are 0b11001100. What are the contents of register A after the execution of an ORL instruction against A with an operand of 0b00110011? <i>(2pt)</i> |                                                                                                              |                                                                                              |                                                                                                                                               |                                                                                                                     |                                                                       |  |

26) The initial contents of Register A are 0b11111111. What are the contents of register A after the execution of an ANL instruction against A with an operand of 0b00100000? *(2pt)* 

22) Why do we need to call PSIDLE when using the ADC in precision mode? (1pt)

27) The A register has an initial value of 0b00000100 What are the register's contents after executing the following code? *(2pt)* 

RR A RR A ANL A, #10000011B

- 28) A) Sketch a basic design for a 4 bit flash converter that will convert voltages in the input range 0 8 V. *(3pts)*
- B) Indicate the resistor values that you will use to create the desired reference voltages. *(2pts)*
- C) What will be the binary output code for an input voltage of 3.4 V? (2pts)

- 29) A thermocouple (temperature sensor) has an output of 0 to 46 mV over a measuring range of 0 800 degrees C.
- A) Calculate by how much the output of a 12 bit A/D converter with a 0 5 V input range would change over the full input range of the thermocouple. *(3pts)*
- B) What would be the temperature resolution of this system? (2pts)
- C) Would this be a practical system, why or why not? (1pts)
- D) What would be the resolution if a 16 bit A/D was used? (2pts)
- E) What can be done to improve this situation? (1pt)